1. Yang Geng, Rong Chun-ming, Veigner C, et al. Identity-based key agreement and encryption for wireless sensor networks. The Journal of China Universities of Posts and Telecommunications, 2006, 13 (4): 54-60
2. Akyildiz I F, Su W, Sankarasubramaniam Y, et al. A survey on sensor networks. IEEE Communications Magazine, 2002, 40(8): 102-114
3. Kuorile M, Hannikainen M, Hamalainen T D. A survey of application in wireless sensor networks. EURASIP Journal or Wireless Communications and Networking, 2005, 2005(5): 774-788
4. Perrig A, Szewczyk R, Wen V, et al. SPINS: security protocols for sensor networks. Wireless Networks, 2002, 8(5): 521-534
5. Renaudin M. Asynchronous circuits and systems: a promising design alternative. Microelectronic Engineering, 2002, 54 (1-2): 133-149
6. Van Berkel C H, Josephs M B, Nowick S M. Applications of asynchronous circuits. Proceedings of IEEE, 1999, 87 (2): 223-233
7. Morioka S, Satoh A. An optimized S-box circuit architecture for low power AES design. Proceedings 4th International Workshop on Cryptographic Hardware and Embedded Systems, Aug 13-15, San Francisco, CA, USA. Berlin, Germany:Springer-Verlag, 2002: 172-186
8. Shang D, Burns F, Bystrov A, et al. High-security asynchronous circuit implementation of AES. IEE Proceedings: Computers and Digital Techniques, 2006, 153(2): 71-77
9. Sutherland I E. Micropipelines. Communications of ACM, 1989, 32 (6): 720-738
10. Sparso J, Fuber S. Principles of asynchronous circuit design: A systems perspective. Boston, MA, USA: Kluwer Academics Publishers, 2001
11. Wolkerstorfer J, Oswald E, Lamberger M. An ASIC implementation of the AES S-boxes. Proceedings of the Cryptographers’ Tract at RSA Conference, Feb 18-22, 2002, San Jose, CA USA. 2002: 67-78
12. Paver N C. The design and implementation of an asynchronous microprocessor. Manchester, UK: University of Manchester, 1994
13. Edwards D, Bardsley A. Balsa: An asynchronous hardware synthesis language. Computing Journal, 2002, 45(1): 12-18
14. Plana L A, Taylor S, Edwards D. Attacking control overhead to improve synthesized asynchronous circuit performance. Proceedings of 2005 IEEE International Conference on Computer Design: VLSI in Computers and Processors, Oct 2-5, 2005, San Jose, CA, USA. Piscataway, NJ, USA: IEEE, 2005: 703-710 |