2. Terry T Y. On-chip multiprocessor communication network design and analysis. Dissertation. Palo Alto, CA,USA: Stanford University, 2003
3. Ivanov A, Micheli G D. The network-on-chip paradigm in practice and research. IEEE Design & Test of Computers, 2005, 22(5): 399-403
4. Mehra R, Guerra L M, Rabaey J M. A partitioning scheme for optimizing interconnect power. IEEE Journal of Solid-State Circuits, 1997, 32(3): 433-443
5. Sylvester D, Keutzer K. A global wiring paradigm for deep submicron design. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2000, 19(2): 242-252
6. Gupta R. On-chip networks. IEEE Design & Test of Computers, 2005, 22(5): 393-393
7. Kanishka L. On-chip communication: system-level architectures and design methodologies. Dissertation. San Diego, CA, USA: University of California, 2003
8. Benini L, Micheli G D. Networks on chips: a new SoC paradigm. Computer, 2002, 35(1): 70-78
9. Pande P P, Grecu C, Jones M, et al. Performance evaluation and design trade-offs for network-on-chip interconnect architectures. IEEE Transactions on Computers, 2005, 54(8): 1025-1040
10. Scheffer L. Methodologies and tools for pipelined on-chip interconnect. Proceedings of the IEEE International Conference on Computer Design: VLSI in Computers and Processors (ICCD’02), Sep 16-18, 2002, Freiburg, Germany. Piscataway, NJ, USA: IEEE, 2002: 152-157
11. Hu J, Marculescu R. Energy-and performance-aware mapping for regular noc architectures. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2005, 24(4): 551-562
12. Dally W, Towles B. Route packets, not wires: on-chip interconnection networks. Proceedings of the 38th Design Automation Conference (DAC’01), Jun 18-22, 2001, Las Vegas, NV, USA. Piscataway, NJ, USA: IEEE, 2001: 684-689
13. Jalabert A, Murali S, Benini L, et al. XpipesCompiler: a tool for instantiating application specific networks on chip. Proceedings of the Design, Automation and Test in Europe Conference (DATE’04), Feb 16-20, 2004, Paris, France. Piscataway, NJ, USA: IEEE, 2004: 884-889
14. Nilsson E, Millberg M, Oberg J, et al. Load distribution with the proximity congestion awareness in a network on chip. Proceedings of the Design, Automation and Test in Europe Conference (DATE’03), Mar 3-7, 2003, Munich, Germany. Piscataway, NJ, USA: IEEE, 2003: 1126-1127
15. Zeferino C A, Santo F G M E, Susin A A. Paris: a parameterizable interconnect switch for networks-on-chip. Proceedings of the 17th Symposium on Integrated Circuits and Systems Design (SBCCI’04), Sep 7-11, 2004, Pernambuco, Brazil. Piscataway, NJ, USA: IEEE, 2004: 204–209
16. Ogras U Y, Marculescu R. Analysis and optimization of prediction-based flow control in networks-on-chip. ACM Transactions on Design Automation of Electronic Systems, 2008, 13(1): 1-28
17. Shijun L, Li S, Haibo S, et al. Pre-allocation based flow control scheme for networks-on-chip. IEICE Transactions on Information and Systems, 2009, E92-D(3): 538-540 |