8.Li J P, Moon U K. Background calibration techniques for multistage pipelined ADCs with digital redundancy. IEEE Transaction on Circuits and Systems, 2003, 50(9): 531-538
9.Jun M, Lewis S H. An 8-bit 80-M sample/s pipelined analog-to-digital converter with background calibration. IEEE Journal of Solid-State Circuits, 2001, 36(10): 1489-1497