1. AES. Federal Information Processing Standards Publication 197, 2001
2. Hodjat A, Verbauwhede I. A 21.54 Gb/s fully pipelined AES processor on FPGA. Proceedings of 12th Annual IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM'04). Apr 20-23, 2004 Napa, CA, USA. Los Alamitos, CA, USA: IEEE Computer Society, 2004: 308-309
3. Fischer V, Drutarovsky M. Two methods of Rijndael implementation in reconfiguration hardware. Proceedings of 3rd International Workshop on Cryptographic Hardware and Embedded Systems (CHES’01). May 14-16, 2001, Paris, France. Heidelberg, Germany: Springer verlag, 2001: 77-92
4. Elbirt A J, Yip W, Chetwynd B, et al. An FPGA-based performance evaluation of the AES block cipher candidate algorithm finalists. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 2001, 9(4): 545-557
5. Verbauwhede I, Schaumont P, Kuo H. Design and performance testing of a 2.29-GB/s Rijndael processor. IEEE Journal of Solid-State Circuits, 2003, 38(3): 569-572
6. Morioka S, Satoh A. A 10 Gbps full-AES crypto design with a twisted-BDD S-Box architecture. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2004, 12(7): 686-691
7. Wolkerstorfer J, Oswald E, Lamberger M. An ASIC Implementation of the AES S-Boxes. Proceedings of Cryptographer’s Track at the RSA Conference, Feb 18-22, 2002, San Jose, CA, USA Heidelberg, Germany: Springer verlag, 2002: 67-78
8. Morioka S, Satoh A. An optimized S-boxes circuit architecture for low power AES design. Proceedings of 4th International Workshop on Cryptographic Hardware and Einbedded Systems (CHES’02), Aug 13-15, 2002, San Francisco: CA, USA, Heidelberg, Germany: Springer verlag, 2002: 172-186
9. Bryant R E. Graph-based algorithms for Boolean function manipulation. IEEE Transactions on Computer, 1986, 35(8): 677-691
10. Bertoni G, Macchetti M, Negri L, et al. Power-efficient ASIC Synthesis of Cryptographic S-boxes. Proceedings of the 14th ACM Great Lakes Symposium on VLSI (GLSVLSI’04), Apr 26-28, 2004, Boston, MA, USA. New York, NY, USA: ACM Press, 2004: 277-281
11. Rabaey J M, Chandrakasan A, Nikolic B. Digital Integrated circuits: A design perspective. 2nd ed. Upper Saddle River, NJ, USA: Prentice-Hall, 2003
12. Tillich S, Feldhofer M, Großschädl J. Area, Delay, and Power Characteristics of Standard-Cell Implementations of the AES S-boxes. Proceedings of 6th Workshop on Embedded Computer Systems: Architectures, Modeling, and Simulation. Samos (SAMOS’06), Jul 17-20, 2006, Samos, Greece. Heidelberg, Germany: Springer Verlag, 22006: 457-466 |